Datenblatt-pdf.com


IS46TR16256A Schematic ( PDF Datasheet ) - ISSI

Teilenummer IS46TR16256A
Beschreibung 4Gb DDR3 SDRAM
Hersteller ISSI
Logo ISSI Logo 




Gesamt 30 Seiten
IS46TR16256A Datasheet, Funktion
IS43/46TR16256A, IS43/46TR16256AL,
IS43/46TR85120A, IS43/46TR85120AL
512Mx8, 256Mx16 4Gb DDR3 SDRAM
FEATURES
Standard Voltage: VDD and VDDQ = 1.5V ± 0.075V
Low Voltage (L): VDD and VDDQ = 1.35V + 0.1V, -0.067V
- Backward compatible to 1.5V
High speed data transfer rates with system
frequency up to 1066 MHz
8 internal banks for concurrent operation
8n-Bit pre-fetch architecture
Programmable CAS Latency
Programmable Additive Latency: 0, CL-1,CL-2
Programmable CAS WRITE latency (CWL) based
on tCK
Programmable Burst Length: 4 and 8
Programmable Burst Sequence: Sequential or
Interleave
BL switch on the fly
Auto Self Refresh(ASR)
Self Refresh Temperature(SRT)
SEPTEMBER 2016
Refresh Interval:
7.8 us (8192 cycles/64 ms) Tc= -40°C to 85°C
3.9 us (8192 cycles/32 ms) Tc= 85°C to 105°C
Partial Array Self Refresh
Asynchronous RESET pin
TDQS (Termination Data Strobe) supported (x8
only)
OCD (Off-Chip Driver Impedance Adjustment)
Dynamic ODT (On-Die Termination)
Driver strength : RZQ/7, RZQ/6 (RZQ = 240 Ω)
Write Leveling
Up to 200 MHz in DLL off mode
Operating temperature:
Commercial (TC = 0°C to +95°C)
Industrial (TC = -40°C to +95°C)
Automotive, A1 (TC = -40°C to +95°C)
Automotive, A2 (TC = -40°C to +105°C)
OPTIONS
Configuration:
512Mx8
256Mx16
Package:
96-ball BGA (9mm x 13mm) for x16
78-ball BGA (9mm x 10.5mm) for x8
ADDRESS TABLE
Parameter
Row Addressing
Column Addressing
Bank Addressing
Page size
Auto Precharge
Addressing
BL switch on the fly
512Mx8
A0-A15
A0-A9
BA0-2
1KB
A10/AP
A12/BC#
256Mx16
A0-A14
A0-A9
BA0-2
2KB
A10/AP
A12/BC#
SPEED BIN
Speed Option
15H
125K
107M
JEDEC Speed Grade DDR3-1333H DDR3-1600K DDR3-1866M
CL-nRCD-nRP
9-9-9
11-11-11
13-13-13
tRCD,tRP(min)
13.5
13.75
13.91
Note:Faster speed options are backward compatible to slower speed options.
093N
DDR3-2133N
14-14-14
13.09
Units
tCK
ns
Copyright © 2016 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised
to obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product
can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use
in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. www.issi.com
Rev. G2
07/28/2016
1






IS46TR16256A Datasheet, Funktion
IS43/46TR16256A, IS43/46TR16256AL,
IS43/46TR85120A, IS43/46TR85120AL
2. FUNCTION DESCRIPTION
2.1 Simplified State Diagram
Power
applied
Power
On
Reset
Procedure
From
Any state RESET
Initialization
MRS,MPR,
Write
Leveling
ZQCL
ZQ
Calibration
ZQCL
ZQCS
Idle
SRE
SRX
REF
Self
Refresh
Refreshing
Write
Active
Power
Down
PDX
PDE
ACT
PDE
PDX
Activating
Writing
Write
Bank
Active
Read
Write A Read A
Read
Write
Precharge
Power
Down
Reading
Read
Write A
Writing
Write A Read A
PRE,PREA
PRE,PREA PRE,PREA
Read A
Reading
Abbreviation
ACT
PRE
PREA
MRS
REF
ZQCL
Function
Active
Precharge
Precharge All
Mode Register Set
Refresh
ZQ Calibration Long
Abbreviation
Read
Read A
Write
Write A
RESET
ZQCS
Precharging
Function
RD, RDS4, RDS8
RDA, RDAS4, RDAS8
WR, WRS4, WRS8
WRA, WRAS4, WRAS8
Start RESET Procedure
ZQ Calibration Short
Automatic
Sequence
Command
Sequence
Abbreviation
PDE
PDX
SRE
SRX
MPR
Function
Enter Power-down
Exit Power-down
Self-Refresh entry
Self-Refresh exit
Multi-Purpose Register
Integrated Silicon Solution, Inc. www.issi.com
Rev. G2
07/28/2016
6

6 Page









IS46TR16256A pdf, datenblatt
IS43/46TR16256A, IS43/46TR16256AL,
IS43/46TR85120A, IS43/46TR85120AL
Burst
Length
READ/
WRITE
Starting
Column
ADDRESS
(A2,A1,A0)
burst type = Sequential
(decimal)
A3 = 0
burst type = Interleaved
(decimal)
A3 = 1
Notes
0 0,1,2,3,T,T,T,T
0,1,2,3,T,T,T,T
1, 2, 3
1 1,2,3,0,T,T,T,T
1,0,3,2,T,T,T,T
1, 2, 3
10 2,3,0,1,T,T,T,T
2,3,0,1,T,T,T,T
1, 2, 3
READ
4
11
100
3,0,1,2,T,T,T,T
4,5,6,7,T,T,T,T
Chop
101 5,6,7,4,T,T,T,T
3,2,1,0,T,T,T,T
4,5,6,7,T,T,T,T
5,4,7,6,T,T,T,T
1, 2, 3
1, 2, 3
1, 2, 3
110 6,7,4,5,T,T,T,T
6,7,4,5,T,T,T,T
1, 2, 3
111 7,4,5,6,T,T,T,T
7,6,5,4,T,T,T,T
1, 2, 3
WRITE
0,V,V
1,V,V
0,1,2,3,X,X,X,X
4,5,6,7,X,X,X,X
0,1,2,3,X,X,X,X
4,5,6,7,X,X,X,X
1, 2, 4, 5
1, 2, 4, 5
0 0,1,2,3,4,5,6,7
0,1,2,3,4,5,6,7
2
1 1,2,3,0,5,6,7,4
1,0,3,2,5,4,7,6
2
10 2,3,0,1,6,7,4,5
2,3,0,1,6,7,4,5
2
READ 11 3,0,1,2,7,4,5,6
8 100 4,5,6,7,0,1,2,3
3,2,1,0,7,6,5,4
4,5,6,7,0,1,2,3
2
2
101 5,6,7,4,1,2,3,0
5,4,7,6,1,0,3,2
2
110 6,7,4,5,2,3,0,1
6,7,4,5,2,3,0,1
2
111 7,4,5,6,3,0,1,2
7,6,5,4,3,2,1,0
2
WRITE
V,V,V
0,1,2,3,4,5,6,7
0,1,2,3,4,5,6,7
2, 4
Notes:
1. In case of burst length being fixed to 4 by MR0 setting, the internal write operation starts two clock cycles earlier than for the BL8 mode. This means
that the starting point for tWR and tWTR will be pulled in by two clocks. In case of burst length being selected on-the-fly via A12/BC#, the internal
write operation starts at the same point in time like a burst of 8 write operation. This means that during on-the-fly control, the starting point for tWR
and tWTR will not be pulled in by two clocks.
2. 0...7 bit number is value of CA[2:0] that causes this bit to be the first read during a burst.
3. T: Output driver for data and strobes are in high impedance.
4. V: a valid logic level (0 or 1), but respective buffer input ignores level on input pins.
5. X: Don’t Care.
2.3.2.2 CAS Latency
The CAS Latency is defined by MR0 (bits A9-A11) as shown in Figure 2.3.2. CAS Latency is the delay, in clock cycles,
between the internal Read command and the availability of the first bit of output data. DDR3 SDRAM does not support
any half-clock latencies. The overall Read Latency (RL) is defined as Additive Latency (AL) + CAS Latency (CL); RL = AL
+ CL. For more information on the supported CL and AL settings based on the operating clock frequency, refer to
“Standard Speed Bins”.
2.3.2.3 Test Mode
The normal operating mode is selected by MR0 (bit A7 = 0) and all other bits set to the desired values shown in Figure
2.3.2. Programming bit A7 to a ‘1’ places the DDR3 SDRAM into a test mode that is only used by the DRAM Manufacturer
and should NOT be used. No operations or functionality is specified if A7 = 1.
2.3.2.4 DLL Reset
The DLL Reset bit is self-clearing, meaning that it returns back to the value of ‘0’ after the DLL reset function has been
issued. Once the DLL is enabled, a subsequent DLL Reset should be applied. Any time that the DLL reset function is
used, tDLLK must be met before any functions that require the DLL can be used (i.e., Read commands or ODT
synchronous operations).
2.3.2.5 Write Recovery
The programmed WR value MR0 (bits A9, A10, and A11) is used for the auto precharge feature along with tRP to
determine tDAL. WR (write recovery for auto-precharge) min in clock cycles is calculated by dividing tWR (in ns) by tCK
(in ns) and rounding up to the next integer: WRmin[cycles] = Roundup(tWR[ns]/tCK[ns]). The WR must be programmed to
be equal to or larger than tWR(min).
Integrated Silicon Solution, Inc. www.issi.com
Rev. G2
07/28/2016
12

12 Page





SeitenGesamt 30 Seiten
PDF Download[ IS46TR16256A Schematic.PDF ]

Link teilen




Besondere Datenblatt

TeilenummerBeschreibungHersteller
IS46TR16256A4Gb DDR3 SDRAMISSI
ISSI
IS46TR16256AL4Gb DDR3 SDRAMISSI
ISSI

TeilenummerBeschreibungHersteller
CD40175BC

Hex D-Type Flip-Flop / Quad D-Type Flip-Flop.

Fairchild Semiconductor
Fairchild Semiconductor
KTD1146

EPITAXIAL PLANAR NPN TRANSISTOR.

KEC
KEC


www.Datenblatt-PDF.com       |      2020       |      Kontakt     |      Suche