|
|
Número de pieza | QL3006 | |
Descripción | PLD Gate pASIC 3 FPGA Combining High Performance and High Density | |
Fabricantes | QuickLogic Corporation | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de QL3006 (archivo pdf) en la parte inferior de esta página. Total 17 Páginas | ||
No Preview Available ! 4/ S$6,& )3*$ 'DWD 6KHHW
8VDEOH 3/' *DWH S$6,& )3*$ &RPELQLQJ +LJK 3HUIRUPDQFH
DQG +LJK 'HQVLW\
'HYLFH +LJKOLJKWV
+LJK 3HUIRUPDQFH +LJK 'HQVLW\
6,000 Usable PLD Gates with 82 I/Os
www.DataSh3e0e0t4UM.cHomz 16-bit Counters,
400 MHz Datapaths
0.35 µm four-layer metal non-volatile CMOS
process for smallest die sizes
(DV\WR8VH )DVW 'HYHORSPHQW
&\FOHV
100% routable with 100% utilization and
complete pin-out stability
Variable-grain logic cells provide high
performance and 100% utilization
Comprehensive design tools include high
quality Verilog/VHDL synthesis
)RXU /RZ6NHZ 'LVWULEXWHG
1HWZRUNV
Two array clock/control networks available
to the logic cell flip-flop clock, set and reset
inputs — each driven by an input-only pin
Two global clock/control networks available
to the logic cell; F1, clock, set and reset
inputs and the data input, I/O register clock,
reset and enable inputs as well as the output
enable control — each driven by an input-
only or I/O pin, or any logic cell output or
I/O cell feedback
+LJK 3HUIRUPDQFH
Input + logic cell + output total delays
under 6 ns
Data path speeds over 400 MHz
Counter speeds over 300 MHz
$GYDQFHG ,2 &DSDELOLWLHV
Interfaces with both 3.3 V and 5.0 V devices
PCI compliant with 3.3 V and 5.0 V buses
for -1/-2/-3/-4 speed grades
Full JTAG boundary scan
I/O Cells with individually controlled
Registered Input Path and Output Enables
7RWDO RI ,2 SLQV
74 bidirectional input/output pins,
PCI-compliant for 5.0 V and 3.3 V buses for
-1/-2/-3/-4 speed grades
Four High Drive input-only pins
Four High Drive input-only/distributed
network pins
)LJXUH S$6,& /RJLF &HOOV
4XLFN/RJLF &RUSRUDWLRQ
Preliminary
ZZZTXLFNORJLFFRP
1 page 4/ S$6,& )3*$ 'DWD 6KHHW 5HY $
D 6WDWHG WLPLQJ IRU ZRUVW FDVH 3URSDJDWLRQ 'HOD\ RYHU SURFHVV YDULDWLRQ DW 9&& 9 DQG
7$ °& 0XOWLSO\ E\ WKH DSSURSULDWH 'HOD\ )DFWRU . IRU VSHHG JUDGH YROWDJH DQG WHPSHUDWXUH
VHWWLQJV DV VSHFLILHG LQ 7DEOH
www.DataSheet4U.com
6\PERO
tOUTLH
tOUTHL
tPZH
tPZL
tPHZ
tPLZ
7DEOH 2XWSXW2QO\ ,2 &HOOV
3DUDPHWHU
3URSDJDWLRQ 'HOD\V QV 2XWSXW /RDG
&DSDFLWDQFH S)
Output Delay Low to High
2.1 2.5 3.1
3.6
4.7
Output Delay High to Low
2.2 2.6 3.2
3.7
4.8
Output Delay Tri-state to High 1.2 1.7 2.2
2.8
3.9
Output Delay Tri-state to Low
1.6
2.0
2.6
Output Delay High to Tri-State a 2.0
-
-
3.1
-
4.2
-
Output Delay Low to Tri-State 1.2
-
-
-
-
D 7KH ORDGV SUHVHQWHG LQ )LJXUH DUH XVHG IRU W3;=
1ΚΩ
tPHZ
5 pF
1ΚΩ
tPLZ
5 pF
)LJXUH /RDGV XVHG IRU W3;=
Preliminary 4XLFN/RJLF &RUSRUDWLRQ
ZZZTXLFNORJLFFRP
5 Page 4/ S$6,& )3*$ 'DWD 6KHHW 5HY $
The 1149.1 standard requires the following three tests:
www.DataSheet4U.com
• Extest Instruction. The Extest instruction performs a PCB interconnect test. This test
places a device into an external boundary test mode, selecting the boundary scan register to
be connected between the TAP's Test Data In (TDI) and Test Data Out (TDO) pins. Boundary
scan cells are preloaded with test patterns (via the Sample/Preload Instruction), and input
boundary cells capture the input data for analysis.
• Sample/Preload Instruction. This instruction allows a device to remain in its functional
mode, while selecting the boundary scan register to be connected between the TDI and TDO
pins. For this test, the boundary scan register can be accessed via a data scan operation,
allowing users to sample the functional data entering and leaving the device.
• Bypass Instruction. The Bypass instruction allows data to skip a device's boundary scan
entirely, so the data passes through the bypass register. The Bypass instruction allows users
to test a device without passing through other devices. The bypass register is connected
between the TDI and TDO pins, allowing serial data to be transferred through a device
without affecting the operation of the device.
Preliminary 4XLFN/RJLF &RUSRUDWLRQ
ZZZTXLFNORJLFFRP
11 Page |
Páginas | Total 17 Páginas | |
PDF Descargar | [ Datasheet QL3006.PDF ] |
Número de pieza | Descripción | Fabricantes |
QL3004 | PLD Gate pASIC 3 FPGA Combining High Performance and High Density | QuickLogic Corporation |
QL3004E | PLD Gate pASIC 3 FPGA Combining High Performance and High Density | QuickLogic Corporation |
QL3006 | PLD Gate pASIC 3 FPGA Combining High Performance and High Density | QuickLogic Corporation |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |