|
|
Número de pieza | HD6472341 | |
Descripción | (HD6472345 Series) H8S/2345 F-ZTAT Hardware Manual | |
Fabricantes | Hitachi Semiconductor | |
Logotipo | ||
Hay una vista previa y un enlace de descarga de HD6472341 (archivo pdf) en la parte inferior de esta página. Total 30 Páginas | ||
No Preview Available ! www.DataSheet4U.com
H8S/2345 Series
H8S/2345, H8S/2344, H8S/2343,
H8S/2341, H8S/2340
H8S/2345 F-ZTATTM
www.DaHtaardwSarhe Meaenutal4U.com
ADE-602-129A
Rev. 2.0
1/12/98
Hitachi, Ltd.
www.DataSheet4U.com
1 page www.DataSheet4U.com
Page
Item
Revision
533 16.1 Overview
Description amended (Information on
newly added products)
534
Figure 16.1 Block Diagram of RAM
Title of figure amended
(H8S/2345, Advanced Mode)
535 16.3 Operation
Description amended (Information on
newly added products)
Whole of Section 17 ROM
section 17 New flash memory description added, complete revision of section contents and layout
Whole of Section 20 Electrical Characteristics
section 20 Previous text used as electrical characteristics for ZTAT, mask ROM, and ROMless
versions; new F-ZTAT version electrical characteristics added.
"Preliminary" notation deleted and "TBD" replaced with values for ZTAT, mask ROM,
and ROMless versions.
666 Figure 20.9 Reset Input Timing
Amended
669 Figure 20.12 Basic Bus Timing (Three- Amended (t specification)
WDS
State Access)
675 Figure 20.24 SCK Clock Input Timing
677 to 752 Appendix A Instruction Set
Amended (t specification)
SCKW
Amended (Replaced with latest version)
753 to 759 B.1 Addresses
Amended (Addition of registers used by F-
www.DataSheZeTATtv4ersiUon) .com
760 to 858 B.2 Functions
Amended
• Addition of registers used by F-ZTAT
version
• Amendment of note on interrupt priority
registers A-K
893 Table F.1 H8S/2345 Series Product Code Amended (Information on newly added
Lineup
products)
www.DataSheet4U.com
5 Page www.DataSheet4U.com
Section 7 Data Transfer Controller .............................................................................. 173
7.1 Overview............................................................................................................................ 173
7.1.1 Features ................................................................................................................ 173
7.1.2 Block Diagram...................................................................................................... 174
7.1.3 Register Configuration ......................................................................................... 175
7.2 Register Descriptions......................................................................................................... 176
7.2.1 DTC Mode Register A (MRA)............................................................................. 176
7.2.2 DTC Mode Register B (MRB) ............................................................................. 178
7.2.3 DTC Source Address Register (SAR) .................................................................. 179
7.2.4 DTC Destination Address Register (DAR) .......................................................... 179
7.2.5 DTC Transfer Count Register A (CRA) .............................................................. 179
7.2.6 DTC Transfer Count Register B (CRB) ............................................................... 180
7.2.7 DTC Enable Registers (DTCER) ......................................................................... 180
7.2.8 DTC Vector Register (DTVECR) ........................................................................ 181
7.2.9 Module Stop Control Register (MSTPCR) .......................................................... 182
7.3 Operation ........................................................................................................................... 183
7.3.1 Overview .............................................................................................................. 183
7.3.2 Activation Sources................................................................................................ 185
7.3.3 DTC Vector Table ................................................................................................ 186
7.3.4 Location of Register Information in Address Space ............................................ 189
7.3.5 Normal Mode........................................................................................................ 190
7.3.6 Repeat Mode ........................................................................................................ 191
www.DataSheet4U.com7.3.7 Block Transfer Mode............................................................................................ 192
7.3.8 Chain Transfer...................................................................................................... 194
7.3.9 Operation Timing ................................................................................................. 195
7.3.10 Number of DTC Execution States........................................................................ 196
7.3.11 Procedures for Using DTC ................................................................................... 198
7.3.12 Examples of Use of the DTC................................................................................ 199
7.4 Interrupts............................................................................................................................ 201
7.5 Usage Notes ....................................................................................................................... 201
Section 8 I/O Ports ............................................................................................................ 203
8.1 Overview............................................................................................................................ 203
8.2 Port 1.................................................................................................................................. 208
8.2.1 Overview .............................................................................................................. 208
8.2.2 Register Configuration ......................................................................................... 209
8.2.3 Pin Functions........................................................................................................ 210
8.3 Port 2.................................................................................................................................. 219
8.3.1 Overview .............................................................................................................. 219
8.3.2 Register Configuration ......................................................................................... 219
8.3.3 Pin Functions........................................................................................................ 221
8.4 Port 3.................................................................................................................................. 230
8.4.1 Overview .............................................................................................................. 230
v
www.DataSheet4U.com
11 Page |
Páginas | Total 30 Páginas | |
PDF Descargar | [ Datasheet HD6472341.PDF ] |
Número de pieza | Descripción | Fabricantes |
HD6472340 | (HD6472345 Series) H8S/2345 F-ZTAT Hardware Manual | Hitachi Semiconductor |
HD6472341 | (HD6472345 Series) H8S/2345 F-ZTAT Hardware Manual | Hitachi Semiconductor |
HD6472343 | (HD6472345 Series) H8S/2345 F-ZTAT Hardware Manual | Hitachi Semiconductor |
HD6472344 | (HD6472345 Series) H8S/2345 F-ZTAT Hardware Manual | Hitachi Semiconductor |
Número de pieza | Descripción | Fabricantes |
SLA6805M | High Voltage 3 phase Motor Driver IC. |
Sanken |
SDC1742 | 12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters. |
Analog Devices |
DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares, |
DataSheet.es | 2020 | Privacy Policy | Contacto | Buscar |