Datenblatt-pdf.com


AD9240 Schematic ( PDF Datasheet ) - Analog Devices

Teilenummer AD9240
Beschreibung Monolithic A/D Converter
Hersteller Analog Devices
Logo Analog Devices Logo 




Gesamt 25 Seiten
AD9240 Datasheet, Funktion
a
FEATURES
Monolithic 14-Bit, 10 MSPS A/D Converter
Low Power Dissipation: 285 mW
Single +5 V Supply
Integral Nonlinearity Error: 2.5 LSB
Differential Nonlinearity Error: 0.6 LSB
Input Referred Noise: 0.36 LSB
Complete: On-Chip Sample-and-Hold Amplifier and
Voltage Reference
Signal-to-Noise and Distortion Ratio: 77.5 dB
Spurious-Free Dynamic Range: 90 dB
Out-of-Range Indicator
Straight Binary Output Data
44-Lead MQFP
Complete 14-Bit, 10 MSPS
Monolithic A/D Converter
AD9240
FUNCTIONAL BLOCK DIAGRAM
VINA
VINB
CML
CAPT
CAPB
VREF
SENSE
SHA
CLK
AVDD
DVDD DRVDD
MDAC1
GAIN = 16
5
A/D
5
MDAC2
GAIN = 8
MDAC3
GAIN = 8
4
A/D
4
A/D
44
DIGITAL CORRECTION LOGIC
14
OUTPUT BUFFERS
A/D
4
MODE
SELECT
1V
AD9240
REFCOM
AVSS
DVSS
DRVSS
BIAS
OTR
BIT 1
(MSB)
BIT 14
(LSB)
PRODUCT DESCRIPTION
The AD9240 is a 10 MSPS, single supply, 14-bit analog-to-
digital converter (ADC). It combines a low cost, high speed
CMOS process and a novel architecture to achieve the resolution
and speed of existing hybrid implementations at a fraction of the
power consumption and cost. It is a complete, monolithic ADC
with an on-chip, high performance, low noise sample-and-hold
amplifier and programmable voltage reference. An external refer-
ence can also be chosen to suit the dc accuracy and temperature
drift requirements of the application. The device uses a multistage
differential pipelined architecture with digital output error correc-
tion logic to guarantee no missing codes over the full operating
temperature range.
The input of the AD9240 is highly flexible, allowing for easy
interfacing to imaging, communications, medical and data-
acquisition systems. A truly differential input structure allows
for both single-ended and differential input interfaces of varying
input spans. The sample-and-hold amplifier (SHA) is equally
suited for multiplexed systems that switch full-scale voltage
levels in successive channels as well as sampling single-channel
inputs at frequencies up to and beyond the Nyquist rate. The
AD9240 also performs well in communication systems employ-
ing Direct-IF Down Conversion, since the SHA in the differen-
tial input mode can achieve excellent dynamic performance well
beyond its specified Nyquist frequency of 5 MHz.
A single clock input is used to control all internal conversion
cycles. The digital output data is presented in straight binary
output format. An out-of-range (OTR) signal indicates an
overflow condition which can be used with the most significant
bit to determine low or high overflow.
PRODUCT HIGHLIGHTS
The AD9240 offers a complete single-chip sampling 14-bit,
analog-to-digital conversion function in a 44-lead Metric Quad
Flatpack.
Low Power and Single Supply
The AD9240 consumes only 280 mW on a single +5 V power
supply.
Excellent DC Performance Over Temperature
The AD9240 provides no missing codes, and excellent tempera-
ture drift performance over the full operating temperature range.
Excellent AC Performance and Low Noise
The AD9240 provides nearly 13 ENOB performance and has an
input referred noise of 0.36 LSB rms.
Flexible Analog Input Range
The versatile onboard sample-and-hold (SHA) can be configured
for either single ended or differential inputs of varying input spans.
Flexible Digital Outputs
The digital outputs can be configured to interface with +3 V and
+5 V CMOS logic families.
Excellent Undersampling Performance
The full power bandwidth and dynamic range of the AD9240
make it well suited for Direct-IF Down Conversion extending to
45 MHz.
REV.B
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700 World Wide Web Site: http://www.analog.com
Fax: 781/461-3113
© Analog Devices, Inc., 2010






AD9240 Datasheet, Funktion
AD9240
PIN FUNCTION DESCRIPTIONS
Pin
Number Name
Description
1
2, 29
3
4, 28
5
6
7
8–10
11
12–23
24
25
26, 27, 30
31
32
33
34, 38, 40,
43, 44
35
36
37
39
41
42
DVSS
AVSS
DVDD
AVDD
DRVSS
DRVDD
CLK
NC
BIT 14
BIT 13–BIT 2
BIT 1
OTR
NC
SENSE
VREF
REFCOM
NC
BIAS*
CAPB
CAPT
CML
VINA
VINB
Digital Ground
Analog Ground
+5 V Digital Supply
+5 V Analog Supply
Digital Output Driver Ground
Digital Output Driver Supply
Clock Input Pin
No Connect
Least Significant Data Bit (LSB)
Data Output Bits
Most Significant Data Bit (MSB)
Out of Range
No Connect
Reference Select
Reference I/O
Reference Common
No Connect
Power/Speed Programming
Noise Reduction Pin
Noise Reduction Pin
Common-Mode Level (Midsupply)
Analog Input Pin (+)
Analog Input Pin (–)
*See Speed/Power Programmability section.
DEFINITIONS OF SPECIFICATION
INTEGRAL NONLINEARITY (INL)
INL refers to the deviation of each individual code from a line
drawn from “negative full scale” through “positive full scale.”
The point used as “negative full scale” occurs 1/2 LSB before
the first code transition. “Positive full scale” is defined as a
level 1 1/2 LSB beyond the last code transition. The deviation
is measured from the middle of each particular code to the true
straight line.
DIFFERENTIAL NONLINEARITY (DNL, NO MISSING
CODES)
An ideal ADC exhibits code transitions that are exactly 1 LSB
apart. DNL is the deviation from this ideal value. Guaranteed
no missing codes to 14-bit resolution indicates that all 16384
codes, respectively, must be present over all operating ranges.
ZERO ERROR
The major carry transition should occur for an analog value
1/2 LSB below VINA = VINB. Zero error is defined as the
deviation of the actual transition from that point.
GAIN ERROR
The first code transition should occur at an analog value 1/2 LSB
above negative full scale. The last transition should occur at an
analog value 1 1/2 LSB below the nominal full scale. Gain error
is the deviation of the actual difference between first and last
code transitions and the ideal difference between first and last
code transitions.
OVERVOLTAGE RECOVERY TIME
Overvoltage recovery time is defined as that amount of time
required for the ADC to achieve a specified accuracy after an
overvoltage (50% greater than full-scale range), measured from
the time the overvoltage signal reenters the converter’s range.
TEMPERATURE DRIFT
The temperature drift for zero error and gain error specifies the
maximum change from the initial (+25°C) value to the value at
TMIN or TMAX.
POWER SUPPLY REJECTION
The specification shows the maximum change in full scale from
the value with the supply at the minimum limit to the value
with the supply at its maximum limit.
APERTURE JITTER
Aperture jitter is the variation in aperture delay for successive
samples and is manifested as noise on the input to the A/D.
APERTURE DELAY
Aperture delay is a measure of the sample-and-hold amplifier
(SHA) performance and is measured from the rising edge of the
clock input to when the input signal is held for conversion.
SIGNAL-TO-NOISE AND DISTORTION (S/N+D, SINAD)
RATIO
S/N+D is the ratio of the rms value of the measured input sig-
nal to the rms sum of all other spectral components below the
Nyquist frequency, including harmonics but excluding dc.
The value for S/N+D is expressed in decibels.
EFFECTIVE NUMBER OF BITS (ENOB)
For a sine wave, SINAD can be expressed in terms of the num-
ber of bits. Using the following formula,
N = (SINAD – 1.76)/6.02
it is possible to get a measure of performance expressed as N,
the effective number of bits.
Thus, an effective number of bits for a device for sine wave
inputs at a given input frequency can be calculated directly
from its measured SINAD.
TOTAL HARMONIC DISTORTION (THD)
THD is the ratio of the rms sum of the first six harmonic
components to the rms value of the measured input signal and
is expressed as a percentage or in decibels.
SIGNAL-TO-NOISE RATIO (SNR)
SNR is the ratio of the rms value of the measured input signal
to the rms sum of all other spectral components below the
Nyquist frequency, excluding the first six harmonics and dc.
The value for SNR is expressed in decibels.
SPURIOUS FREE DYNAMIC RANGE (SFDR)
SFDR is the difference in dB between the rms amplitude of the
input signal and the peak spurious signal.
TWO-TONE SFDR
The ratio of the rms value of either input tone to the rms value
of the peak spurious component. The peak spurious component
may or may not be an IMD product. Two-tone SFDR may be
reported in dBc (i.e., degrades as signal level is lowered), or in
dBFS (always related back to converter full scale).
REV. B
–5–

6 Page









AD9240 pdf, datenblatt
AD9240
Table I. Analog Input Configuration Summary
Input
Connection
Single-Ended
Input
Coupling Span (V)
DC 2
Input Range (V)
VINA1
VINB1
0 to 2
1
Figure
#
32, 33
Comments
Best for stepped input response applications, suboptimum THD
and noise performance, requires ± 5 V op amp.
2 × VREF 0 to
2 × VREF
VREF
32, 33
Same as above but with improved noise performance due to
increase in dynamic range. Headroom/settling time requirements
of ± 5 V op amp should be evaluated.
5
0 to 5
2.5
32, 33 Optimum noise performance, excellent THD performance. Requires
op amp with VCC > +5 V due to insufficient headroom @ 5 V.
2 × VREF
2.5 – VREF
to
2.5 + VREF
2.5
39 Optimum THD performance with VREF = 1, noise performance
improves while THD performance degrades as VREF increases
to 2.5 V. Single supply operation (i.e., +5 V) for many op amps.
Single-Ended AC
2 or
0 to 1 or
1 or VREF
2 × VREF 0 to 2 × VREF
34
Suboptimum ac performance due to input common-mode level
not biased at optimum midsupply level (i.e., 2.5 V).
5
2 × VREF
0 to 5
2.5 – VREF
to
2.5 + VREF
2.5
2.5
34 Optimum noise performance, excellent THD performance.
35 Flexible input range, Optimum THD performance with VREF = 1.
Noise performance improves while THD performance degrades as
VREF increases to 2.5 V.
Differential
AC or
DC
2
2 to 3
3 to 2
29–31 Optimum full-scale THD and SFDR performance well beyond the
A/Ds Nyquist frequency.
2 × VREF
2.5 – VREF/2 2.5 + VREF/2 29–31
to to
2.5 + VREF/2 2.5 – VREF/2
Same as 2 V to 3 V input range with the exception that full-scale
THD and SFDR performance can be traded off for better noise
performance.
5 1.25 to 3.75 3.75 to 1.25
1VINA and VINB can be interchanged if signal inversion is required.
29–31 Widest dynamic range (i.e., ENOBs) due to optimum noise
performance.
Reference
Operating Mode
INTERNAL
INTERNAL
INTERNAL
EXTERNAL
(NONDYNAMIC)
EXTERNAL
(DYNAMIC)
Table II. Reference Configuration Summary
Input Span (VINA–VINB)
(V p-p)
2
5
2 SPAN 5 AND
SPAN = 2 × VREF
2 SPAN 5
2 SPAN 5
Required VREF (V)
1
2.5
1 VREF 2.5 AND
VREF = (1 + R1/R2)
1 VREF 2.5
CAPT and CAPB
Externally Driven
Connect
SENSE
SENSE
R1
R2
SENSE
VREF
SENSE
VREF
EXT. REF. 1
EXT. REF. 2
To
VREF
REFCOM
VREF AND SENSE
SENSE AND REFCOM
AVDD
EXT. REF.
AVDD
REFCOM
CAPT
CAPB
REV. B
–11–

12 Page





SeitenGesamt 25 Seiten
PDF Download[ AD9240 Schematic.PDF ]

Link teilen




Besondere Datenblatt

TeilenummerBeschreibungHersteller
AD9240Monolithic A/D ConverterAnalog Devices
Analog Devices
AD9241Complete 14-Bit/ 1.25 MSPS Monolithic A/D ConverterAnalog Devices
Analog Devices
AD9243Monolithic A/D ConverterAnalog Devices
Analog Devices
AD924414-Bit 40/65 MSPS Monolithic A/D ConverterAnalog Devices
Analog Devices
AD92453V A/D ConverterAnalog Devices
Analog Devices

TeilenummerBeschreibungHersteller
CD40175BC

Hex D-Type Flip-Flop / Quad D-Type Flip-Flop.

Fairchild Semiconductor
Fairchild Semiconductor
KTD1146

EPITAXIAL PLANAR NPN TRANSISTOR.

KEC
KEC


www.Datenblatt-PDF.com       |      2020       |      Kontakt     |      Suche